Print ISSN: 2229-7111

## New Current-Mode Precision Full-Wave Rectifier Employing Single Inverted Z-Copy Current Differencing Buffered Amplifier

Suvajit Roy, Tapas K. Paul, Radha R. Pal\*

Department of Physics, Vidyasagar University, Midnapore, West Bengal, India.

### Abstract

This paper aims to introduce a new current-mode precision full-wave rectifier configuration using a single inverted Z-copy current differencing buffered amplifier (IZC-CDBA) and two nMOSFETs. The unique feature of the proposed configuration is that it can simultaneously produce both the inverting and non-inverting rectified outputs without changing its architecture. Only active components make the configuration more suited for IC implementation. Moreover, it features low input impedance and high output impedance, making it fully cascadable. In addition, the new design enjoys extremely high-frequency operations. The effects of non-ideal transfer gain and parasitic impedances on the designed circuit are also explored. PSPICE simulations test the functionality of the proposed circuit for two distinct types of IZC-CDBA realization. The CMOS-based realization is checked through TSMC 0.18  $\mu$ m level-7 technology parameters. The average DC current output, input dynamic range (± 450  $\mu$ A), power consumption, temperature, total harmonic distortion, noise, and Monte-Carlo studies are performed to judge the efficiency level. The findings of the simulations match up nicely with the theoretical analysis. RMS and average value computation for a sinusoidal signal are also provided as an application of the suggested full-wave rectifier.

**Keywords:** Precision Full-Wave Rectifier, Current Differencing Buffered Amplifier (CDBA), Current-Mode and PSPICE. SAMRIDDHI : A Journal of Physical Sciences, Engineering and Technology (2023); DOI: 10.18090/samriddhi.v15i02.07

### INTRODUCTION

full-wave rectifier is an electrical device that transforms an Alternating current into a pulsating direct current by using both halves of each cycle of the alternating current. They find wide applications in the field of analog signal processing, measurement, telecommunication, control engineering, and instrumentation, with applications in amplitude modulated (AM) signal detection, peak detection, signal polarity detection, ac to dc conversion, AC ammeters and voltmeters, linear function generators, watt meters, sample and hold circuits, clipper circuits, error measurements, function fitting, frequency doubling, and absolute value computation.<sup>[1-5]</sup> Classically, rectifiers were realized employing diodes and resistors. However, they can't rectify the signal below the diodes' threshold voltage. In order to overcome the threshold voltage issues for the rectification of low-level signals, which is critical for analog signal processing, a precision rectifier circuit based on an operational amplifier (op-amp) can also be implemented.<sup>[6,7]</sup> However, the output of an op-amp based rectifier is distorted due to the limited slew rate of the op-amp. Moreover, they are limited in the frequency range of operation because of the finite gain-bandwidth product. These flaws can be mitigated to some extent by using the

**Corresponding Author:** Radha R. Pal, Department of Physics, Vidyasagar University, Midnapore, West Bengal, India, e-mail: rrpal@mail.vidyasagar.ac.in

**How to cite this article:** Roy, S., Paul, T.K., Pal, R.R. (2023). New Current-Mode Precision Full-Wave Rectifier Employing Single Inverted Z-Copy Current Differencing Buffered Amplifier. *SAMRIDDHI : A Journal of Physical Sciences, Engineering and Technology*, 15(2), 223-233.

#### Source of support: Nil Conflict of interest: None

current-mode approach as it provides a higher slew rate and larger gain-bandwidth product over their voltage-mode counterparts. Moreover, the current-mode brings advantages on performances like lower power consumption, greater linearity, higher dynamic range, temperature sensitivity and structural benefits such as circuit simplicity.<sup>[8,9]</sup>

Numerous precision full-wave rectifier designs employing different current-mode active building blocks namely, second generation current conveyor (CCII),<sup>[1-5]</sup> dual-X second generation current conveyor (DX-CCII),<sup>[5,10]</sup> dual-output second generation current conveyor (DO-CCII),<sup>[11]</sup> second-generation current controlled conveyor (CCCII),<sup>[12]</sup> multiple

<sup>©</sup> The Author(s). 2023 Open Access This article is distributed under the terms of the Creative Commons Attribution 4.0 International License (http://creativecommons. org/licenses/by/4.0/), which permits unrestricted use, distribution, and non-commercial reproduction in any medium, provided you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The Creative Commons Public Domain Dedication waiver (http://creativecommons.org/publicdomain/zero/1.0/) applies to the data made available in this article, unless otherwise stated.

output current controlled current conveyor (MO-CCCII),<sup>[13]</sup> extra-X second generation current conveyor (EX-CCII),<sup>[14-16]</sup> current feedback operational amplifier (CFOA),<sup>[17]</sup> current differencing transconductance amplifier (CDTA),<sup>[18]</sup> modified Z-copy current difference transconductance amplifier (MZC-CDTA) [19], operational conveyor (OC),<sup>[20]</sup> operational transconductance amplifier (OTA),<sup>[21]</sup> differential voltage current conveyor (DVCC),<sup>[21,22]</sup> dual-output operational transconductance amplifier (DO-OTA),<sup>[23]</sup> operational transresistance amplifiers (OTRA),<sup>[24]</sup> floating current source (FCS),<sup>[25]</sup> operational floating current conveyor (OFCC) [26], differential difference current conveyors (DDCC),<sup>[27]</sup> differential voltage current conveyor transconductance amplifier (DVCCTA),<sup>[28]</sup> current differencing buffered amplifier (CDBA),<sup>[29]</sup> etc. have already been reported in literature. Unfortunately, these designs are not free from one or more of the following limitations:

- Uses multiple active devices.<sup>[1,4,13,17,20-22,24,28]</sup>
- Requirement of diodes.<sup>[1,3,5,21-23,25]</sup>
- Needed external resistor(s).<sup>[2,3,5,10,13,20-25,27]</sup>
- Operate in voltage-mode.<sup>[2,3,5,13,17,20,22,24,28]</sup>
- Uses three or more additional MOSFETs.<sup>[2,11,12,17,24,28]</sup>
- Cannot provide dual phase outputs from the same topology.<sup>[2-5,10,11,13,14,16-23,26-28]</sup>
- Requirement of comparatively large supply voltage.<sup>[1-5, 0-28]</sup>
- Operating frequency is comparatively low.<sup>[1-5,10-22,24, 26,28]</sup>
- Dissipate relatively large power.<sup>[2, 11-19, 22, 25-27]</sup>
- Employs mixed active devices.<sup>[1, 5, 13, 20]</sup>
- Unsuitable for fully cascadable operation. <sup>[1, 2, 10, 13, 17, 20-23, 25, 27, 28]</sup>
- Input dynamic range is comparatively low.<sup>[11, 14, 16, 19, 21, 25-27]</sup>
- Output is affected by temperature variation.<sup>[25]</sup>
- Output noise is comparatively large.<sup>[10, 12, 14, 15, 21]</sup>
- Offer high total harmonic distortion.<sup>[2, 10-16, 19]</sup>

The current differencing buffered amplifier (CDBA) has recently appeared as an alternative analog building block. There is a rising enthusiasm for CDBA and its derivatives. It offers all the profits of current-mode techniques and suitable for high-frequency operation. There are no internal parasitic capacitances at its input terminals as they are virtually grounded. Including a unity-gain current differencing amplifier and a unity-gain voltage amplifier allows it to be used in various current and voltage mode signal processing applications that demand higher speed, larger bandwidth and ease of implementation. Although analog signal processing circuits such as filters, oscillators, multipliers, inductor simulators, and others are voluminously available in literature employing CDBA or its derivatives as an active device, it is unfortunate that they have not yet been much explored as precision full-wave rectifiers. In,<sup>[29]</sup> a currentmode full-wave precision rectifier circuit has been reported using one CDBA and two diodes; however it requires a change in circuit topology to operate as a non-inverting and inverting rectifier. Furthermore, it can't operate at frequencies above 1

MHz and has a dynamic range of only  $\pm$  54  $\mu$ A. Also, it requires a relatively large power supply. This has greatly influenced the authors to propose a new current-mode precision fullwave rectifier topology based on the new variant of CDBA called IZC-CDBA.

In this contribution, a new current-mode precision fullwave rectifier topology with low power supply and simple architecture is introduced, which is based on a single IZC-CDBA and two nMOSFETs. It can generate one inverting and one non-inverting rectified output from the same topology. In addition to this, the suggested rectifier possesses the following appealing features:

- Use of only one active device.
- No requirement of diodes.
- Resistorless realization.
- Fully cascadable.
- Eligible for low power system.
- Fit for IC implementation.
- Suitable for high-frequency operation.
- Offer low noise, low total harmonic distortion, and high dynamic range.
- Output is mostly temperature insensitive.

#### Description of Inverted Z-Copy Current Differencing Buffered Amplifier (Izc-Cdba)

Since the designed circuit is based on IZC-CDBA, a brief description of IZC-CDBA is given in this section. It resembles the CDBA in all perspectives with an additional *z* terminal, which is achieved by attaching an additional current inverter at the *z* terminal of the CDBA. The block diagram and the equivalent circuit of the IZC-CDBA are shown in Figure 1a and Figure 1b, respectively. The CMOS structure of IZC-CDBA is presented in Figure 2(a) which is a marginally modified version of the CDBA structure suggested in [30]. Figure 2(b) shows the IC AD844 based structure of the IZC-CDBA block.

The ideal terminal characteristics of the IZC-CDBA can be summarized as the following matrix equation:

(1)

The parameter  $g_m$  is the transconductance gain whose value depends on the bias current of MO-CCCCTA. The CMOS implementation of MO-CCCCTA is depicted in Figure 2.



**Figure 1:** The IZC-CDBA building block (a) Block diagram (b) Equivalent circuit

2

#### Mathematical Model of the Proposed Precision Full-Wave Rectifier Circuit

Figure 3 illustrates the designed current-mode precision full-wave rectifier configuration. Two diode-connectednMOSFETs and a single IZC-CDBA active device are used in this design. To comprehend how the suggested circuit works, one should first comprehend the OFF and ON states of the MOSFETs M<sub>D1</sub> and M<sub>D2</sub> in relation to the input signal. PSPICE simulation shows that when a 200  $\mu$ A, 1 MHz sinusoidal signal is applied as input, the voltage at the x-node develops as depicted in Figure 4. Thus for each positive half-cycle of the input current, a negative voltage is developed at the x-node which turns the transistor M<sub>D1</sub> ON while transistor M<sub>D2</sub> remains OFF. The negative half-cycle of the input current makes the x-node voltage positive and turns the transistor M<sub>D2</sub> ON & transistor M<sub>D1</sub> OFF.

Hence, for  $I_{in} \ge 0$ ;  $I_p = + I_{in}$  and  $I_n = 0$ , thus using the port relationships of the IZC-CDBA active block it is found that:

$$I_{z+} = I_p = +I_{in} \text{ and } I_{z-} = -I_p = -I_{in}$$
 (2)

Similarly, for  $I_{in} \le 0$ ;  $I_p = 0$  and  $I_n = -I_{in}$ , thus from the port relationships of the IZC-CDBA device it is obtained that:

$$I_{z+} = -I_n = +I_{in} \text{ and } I_{z-} = I_n = -I_{in}$$
 (3)

Therefore, form Equations (2) and (3), the outputs of the suggested precision full-wave rectifier circuitis obtained as follows:

$$I_{out+} = I_{z+} = + I_{in}$$
 and  $I_{out-} = I_{z-} = -I_{in}$  (4)  
It is clear from Equation (4) that the proposed circuit acts as  
a current-mode precision full-wave rectifier. Equation (4) also  
reveals that the suggested circuit offers both the inverted  
and non-inverted rectified outputs simultaneously from the



Figure 2: Internal structure of IZC-CDBA building block (a) CMOS based structure (b) IC AD844 based structure



Figure 3: The proposed current-mode precision full-wave rectifier

terminals I<sub>out</sub>- and I<sub>out+</sub> respectively without any alternation of circuit topology.

### Effect of Tracking Errors and Parasitic Impedances on the Proposed Rectifier Circuit

The analysis in the preceding section is built on the ideal behavior of the IZC-CDBA. Practically, the presented circuit departs from its optimal performance because of the current/voltage tracking errors and parasitic impedances in IZC-CDBA. Considering the current/voltage tracking errors, the terminal relationships of IZC-CDBA can be characterized as follows:

where  $\dot{a}_{p+} = 1 - \dot{a}_{p+}$  and  $\dot{a}_{p+}(|\dot{a}_{p+}| \square 1)$  is the current tracking error from *p* terminal to *z* terminal,  $\dot{a}_{n+} = 1 - \dot{a}_{n+}$  and  $\dot{a}_{n+}(|\dot{a}_{n+}| \square 1)$  is the current tracking error from *n* terminal to *z* terminal,

 $\dot{a}_{p-} = 1 - \dot{a}_{p-}$  and  $\dot{a}_{p-}(|\dot{a}_{p-}| \square 1)$  is the current tracking error from p terminal to z terminal,  $\alpha_{n-} = 1 - \varepsilon_{n-}$  and  $\varepsilon_{n-}(|\varepsilon_{n-}| \square 1)$  is the current tracking error from n terminal to z terminal, and

 $\hat{a} = 1 - \hat{a}_{v}$  and  $\hat{a}_{v}(|\hat{a}_{v}| \square 1)$  is the voltage tracking error from *z* terminal to *w* terminal of the IZC-CDBA block.

Taking into account the above non-ideal gain values, a reanalysis of the designed rectifier gives:



**Figure 4:** Time domain response of input current (I<sub>in</sub>) and x-node voltage (V<sub>x</sub>)



(6)

(7)

$$I_{out+} = \alpha_{p+}I_p - \alpha_{n+}I_n$$
 and  $I_{out-} = -\alpha_{p-}I_p + \alpha_{n-}I_n$ 

During the positive cycle:

 $I_{in} \ge 0 : I_p = + I_{in} \text{ and } I_n = 0$  $I_{out+} = \alpha_{p+}I_{in} \text{ and } I_{out-} = -\alpha_{p-}I_{in}$ 

During the negative cycle:

$$I_{in} \leq 0: I_p = 0 \text{ and } I_n = -I_{in}$$

$$I_{out+} = \alpha_{n+}I_{in} \text{ and } I_{out-} = -\alpha_{n-}I_{in}$$
(8)

In the ideal circumstances, these gains are unity and Equations (7) & (8) reduced to Equations (2) & (3), respectively. However, it is noted from Equations (7) and (8) that the peak amplitude of the rectified output signals during the positive and negative input signals is affected by the non-idealities, as they now depend on current transfer gains  $\alpha_{p+\prime} \alpha_{p-\prime} \alpha_{n+\prime}$  and  $\alpha_{n-}$ .

Furthermore, a practical IZC-CDBA exhibits various terminal parasitics like any other active device. Figure 5 depicts the parasitic model of the IZC-CDBA. A parasitic resistor  $R_p$  appears in series at p terminal, series parasitic resistance  $R_n$  appears at n terminal, parasitic resistance  $R_0$  appears in series at w terminal, parasitic resistance  $R_0$  appears in series at w terminal, parasitic impedances in the form of  $R_{z+}||C_{z+}$  appears at z terminaland  $R_{z-}||C_{z-}$  appears at z terminal. All the parasitic capacitors are of very small values while resistor  $R_p$ ,  $R_n$ , and  $R_o$  are of very small values and resistor  $R_{z+}$  and  $R_{z-}$  are of high values. Considering the parasitics, the voltage developed at the p and n nodes of the proposed circuit are  $I_p * R_p$  and  $I_n * R_{n'}$  respectively.

During the positive cycle,  $M_{D1}$  transistor is ON while  $M_{D2}$  transistor is OFF. As a result, the resistance at the *p* and *n* terminals is the series combination of resistance  $R_p$  and the resistance associated with the  $M_{D1}$  (ON) transistor and the series combination of resistance  $R_n$  and the resistance associated with the  $M_{D2}$  (OFF) transistor, respectively,. In light of the preceding premise, Figure 6 depicts the equivalent circuit obtained from Figure 3.

Hence, the total input resistance is the parallel combination of  $R_p$  in series with  $R_{ON}$  (resistance associated with  $M_{D1}$  when it



Figure 5: Parasitic model of IZC-CDBA



Figure 6: Equivalent circuit reveals parasitics during positive cycle

is in ON state) and  $R_n$  in series with  $R_{OFF}$  (resistance associated with  $M_{D2}$  when it is in OFF state). Thus, no additional buffer is required for the current input signal circuit. Similar result is obtained during the negative cycle, but the resistances MD1 and MD2 are swapped in this case.

### **P**SPICE SIMULATION RESULTS

To justify the theoretical anticipations, the designed current-mode full-wave precision rectifier circuit in Figure 3 has been simulated with the SPICE program. Initially, the suggested circuit's effectiveness has been investigated using the CMOS structure of IZC-CDBA. To assist in the hardware implementation of the reported full-wave rectifier, the IZC-CDBA block has also been built using market available ICs AD844 and the PSPICE simulation results for this have been reported subsequently. The simulations are accomplished by using TSMC 0.18  $\mu$ m CMOS (level-7) technology parameters. The external NMOS transistors M<sub>D1</sub> and M<sub>D2</sub> are selected with dimensions having aspect ratios 0.8  $\mu$ m/0.18 $\mu$ m.

## Simulation Results Using CMOS Structure of IZC-CDBA

The CMOS based IZC-CDBA structure used in the simulation process is depicted in Figure 2(a), with DC power supply voltages  $V_{DD} = -V_{SS} = 0.6$  V and bias voltage  $V_B = 0.45$  V. The biasing currents  $I_{B1}$  and  $I_{B2}$  are chosen as 50 µA and 80 µA, respectively. Table 1 presents the dimensions of various transistors used in the CMOS based IZC-CDBA structure. The performance parameters of the CMOS based IZC-CDBA are measured and listed in Table 2.

The DC transfer characteristics for the non-inverting and inverting output of the suggested full-wave rectifier are shown in Figures 7(a) and (b), respectively. Its input dynamic range is estimated to be  $\pm$  450 µA. The magnified zero crossing region of the DC transfer characteristics is demonstrated in Figure 8. The offset value for the noninverting output is 165 nA, whereas for the inverting output it is 157 nA. Figure 9 depicts the current outputs of the proposed full-wave rectifier at different frequencies. These simulations use sinusoidal current signals of 150 µA peak value and different frequencies of 100 kHz, 1 MHz, 50, 100, 150, and 200 MHz are he The plot shows that the suggested full-wave rectifier operates well above 100 MHz, although the zero crossing distortion worsens as the frequency approaches

| IZC-CDBA stru                                                     | cture       |
|-------------------------------------------------------------------|-------------|
| Transistors                                                       | W/L (μm/μm) |
| M <sub>1</sub> , M <sub>2</sub> , M <sub>3</sub> , M <sub>4</sub> | 3.6/1.80    |
|                                                                   | 90/1.80     |
| M <sub>15</sub>                                                   | 45/0.36     |
| M <sub>16</sub> , M <sub>18</sub> , M <sub>20</sub>               | 126/0.36    |
| M <sub>17</sub> , M <sub>19</sub>                                 | 72/0.36     |

 Table 1: The dimensions of the MOS transistors used in the

 IZC-CDBA structure

 Table 2: Simulated performance parameters of the CMOS

 based IZC-CDBA structure

| Performance parameters                                        | Values  |
|---------------------------------------------------------------|---------|
| Terminal-p resistance                                         | 56 Ω    |
| Terminal-n resistance                                         | 56 Ω    |
| Terminal-w resistance                                         | 270 Ω   |
| Terminal-z+ resistance                                        | 157 kΩ  |
| Terminal-z- resistance                                        | 157 kΩ  |
| Current transfer ratio, $\alpha_{+} = I_{z+}/(I_{p} - I_{n})$ | 0.985   |
| Current transfer ratio, $\alpha_{-} = I_{z-}/(I_p - I_n)$     | 0.987   |
| Current transfer bandwidth                                    | 459 MHz |
| Voltage transfer ratio, $\beta = V_w/V_z$                     | 0.978   |
| Voltage transfer bandwidth                                    | 974 MHz |

200 MHz, yet it remains within acceptable limits. Hence, it can be concluded that the reported full-wave rectifier can operate up to a very high frequency of 200 MHz. The time-domain performance of the proposed full-wave rectifier for sinusoidal input currents having amplitudes of 50  $\mu$ A, 100  $\mu$ A, 200  $\mu$ A, and 300  $\mu$ A at 1 MHz frequency is also tested. The corresponding results are presented in Figure 10. The designed circuit dissipates only 0.318 mW power.

The proposed rectifier circuit is simulated for three different temperatures of 25, 50, and 100°C using a 200  $\mu$ A, 1 MHz sinusoidal input signa to study temperature effectl. Figure 11 illustrates the comparable outcomes. Clearly, the



Figure 7: DC transfer characteristics of the suggested fullwave rectifier circuit with CMOS based IZC-CDBA (a) Noninverting output (b) Inverting output



Figure 8: DC transfer characteristics near zero crossing region of the suggested rectifier circuit with CMOS based IZC-CDBA (a) Non-inverting output (b) Inverting output



**Figure 9:** Simulated rectified outputs of the suggested rectifier with CMOS based IZC-CDBA at different frequencies in dual phase for input current of 150  $\mu$ A peak value (a) 100 kHz (b) 1 MHz (c) 50 MHz (d) 100 MHz (e) 150 MHz (f) 200 MHz

responses are largely unaffected by temperature changes. So, there is no requirement of any temperature compensatory circuit. RMS error () and DC value transfer () are calculated to assess the accuracy of the derived rectifier. Mathematically, they are formulated as follows:

$$\tilde{\mathbf{n}}_{RMS} = \sqrt{\frac{\int_{T} \left[I_{oa}\left(t\right) - I_{oi}\left(t\right)\right]^{2} dt}{\int_{T} I_{oi}^{2}\left(t\right) dt}} \text{ and } \tilde{\mathbf{n}}_{DC} = \frac{\int_{T} I_{oa}\left(t\right) dt}{\int_{T} I_{oi}\left(t\right) dt}}$$
(9)





Figure 10: Simulated rectified outputs of the suggested fullwave rectifier circuit with CMOS based IZC-CDBA for different input current amplitudes in dual phase at 1 MHz frequency (a) 50  $\mu$ A (b) 100  $\mu$ A (c) 200  $\mu$ A (d) 300  $\mu$ A



Figure 11: Simulated responses at different temperatures for the designed full-wave rectifier with CMOS based IZC-CDBA

where denotes the ideal output value and denotes the actual output value. The ideal values for and are 1 and 0, respectively. The variation in simulated against the frequency variation is presented in Figure 12 whereas Figure 13 plots the variation in simulated against the frequency variation. The designed rectifier can clearly be utilized for extremely high-frequency, as indicated in Figures 12 and 13 are consistent with the findings achieved in Figure 9.

Figure 14 depicts the average output current for the designed full-wave rectifier, which is found to be  $\pm$  95.32 µA, close to the expected value of  $2(l_p/\pi) = \pm$  95.45 µA, where  $l_p = 150$  µA. The reported rectifier circuit is also sorely tested to detect the level of harmonic distortion at the signal's output. Figure 15 displays the variation of total harmonic distortion



Figure 12: Simulated vs frequency curve for the designed full-wave rectifier with CMOS based IZC-CDBA



**Figure 13:** Variation of simulated with frequency for the designed full-wave rectifier with CMOS based IZC-CDBA

(THD) as a function of frequency. It is to be seen that THD is below – 30.2 dB over the entire frequency range for a 200  $\mu$ A input signal. Output noise behavior of the recommended rectifier is also judged in terms of frequency variation. The corresponding result is plotted in Figure 16 when a 1 k $\Omega$  resistor is connected to the circuit's output. It is to be seen that output noise is constant and as low as 4.89 nV/ $\sqrt{Hz}$  upto 100 MHz frequency and decreases more for higher frequencies.

The effect of threshold voltage on the rectifier output is also investigated by using the well-known Monte-Carlo analysis. The histograms of the peak amplitude of output currents, for a 200  $\mu$ A, 1 MHz sinusoidal input, for 100 runs with a 1% variance in the threshold voltage and transconductance of all MOSFETs are depicted in Figure 17. The results show that the mean value of the distribution of peak amplitude for non-inverting output is 199.948  $\mu$ A with a standard deviation 83.95 nA and –199.903  $\mu$ A with standard deviation 225.43 nA for inverting output. Hence, it can be inferred that the effect of threshold voltage on the proposed structure is not significant.



**Figure 14:** Average DC current output of the proposed fullwave rectifier with CMOS based IZC-CDBA for dual phase (a) Non-inverting output (b) Inverting output



**Figure 15:** Variation of THD of the proposed full-wave rectifier as a function of frequency with CMOS based IZC-CDBA



**Figure 16:** Variation of output noise of the proposed fullwave rectifier against frequency with CMOS based IZC-CDBA

# Simulation Results Using IC AD844 Based Structure of IZC-CDBA

The effectiveness of the devised full-wave rectifier is also judged by employing the commercially available ICs AD844 based structure of IZC-CDBA block. The realization of IZC-CDBA block using four AD844 ICs is demonstrated in Figure 2(b). Supply voltages are taken as  $\pm$  5 V. As per the recommendation in the datasheet, a small series resistance of 4.7  $\Omega$  is included in each supply line. The DC transfer characteristics for the suggested full-wave rectifier's noninverting and inverting output are shown in Figures 18(a) and (b), respectively. Its input dynamic range is estimated to be  $\pm$  15mA. The magnified zero-crossing region of the



**Figure 17:** Monte-Carlo simulation results of the proposed rectifier employing CMOS based IZC-CDBA for 100 samples with (a) 1% variance in threshold voltage and transconductance of all MOSFETs (a) Non-inverting output (b) Inverting output

DC transfer characteristics is demonstrated in Figure 19. The offset value for the non-inverting output is 16.28 pA, whereas it is – 21.65 pA for the inverting output. Figure 20 depicts the current outputs of the proposed full-wave rectifier at different frequencies. These simulations use sinusoidal current signals of 1 mA peak value and different frequencies of 100 kHz, 1 MHz, 5, and 10 MHz as input signals. The time-domain performance of the proposed full-wave rectifier for sinusoidal input currents with amplitudes of 0.1, 0.5, 5, and 10 mA at 1MHz frequency is also tested an.

# Application of the Proposed Rectifier as an Average and RMS value computator

There are various uses for the rectifier. Obtaining root-meansquare (RMS) and average values for a sinusoid electrical signal is one of the applications of the suggested rectifier (Figure 21). The average and RMS value of a signal is defined as follows:

$$I_{avg} = \frac{1}{T} \int_{0}^{T} |I(t)| dt \text{ and } I_{RMS} = \sqrt{\frac{1}{T} \int_{0}^{T} I^{2}(t) dt}$$
(10)

where I(t) is the AC current signal, T is its time period, and  $I_{avg}$  &  $I_{RMS}$  is the average & RMS value of the rectified I(t) signal,





Figure 18: DC transfer characteristics of the suggested fullwave rectifier circuit with AD844 based IZC-CDBA (a) Noninverting output (b) Inverting output



Figure 19: DC transfer characteristics near zero crossing region of the suggested rectifier with AD844 based IZC-CDBA (a) Non-inverting output (b) Inverting output



Figure 20: Simulated rectified outputs of the suggested fullwave rectifier circuit with CMOS based IZC-CDBA at different frequencies in dual phase for input current of 1 mA peak value (a) 100 kHz (b) 1 MHz (c) 5 MHz (d) 10 MHz

respectively. In order to execute this operation, the AC signal is rectified first and then passes through a low-pass filter. In the case of a sinusoidal signal  $I(t) = I_p \sin(2\pi f t)$ , where  $I_p$  denotes maximum amplitude and f denotes frequency, the average and RMS values of I(t) is measured as follows:



Figure 21: Simulated rectified outputs of the suggested fullwave rectifier circuit with AD844 based IZC-CDBA for different input current amplitudes in dual phase at 1MHz frequency (a) 0.1 mA (b) 0.5 mA (c) 5 mA (d) 10 mA

$$I_{avg} = \frac{2}{\delta}I_p = 0.637I_p \text{ and } I_{RMS} = \frac{1}{\sqrt{2}}I_p = 0.707I_p$$
 (11)

From Equation (11) it is clear that the ratio of RMS and average value of I(t) is calculated to be:

$$\frac{I_{RMS}}{I_{avg}} = \frac{0.707I_{p}}{0.637I_{p}} = 1.11$$
(12)

This is the amount of amplification needed to obtain I<sub>RMS</sub> from I<sub>avq</sub>. In line with,<sup>[15]</sup> the designed rectifier can be used to determine the average and RMS values for sinusoid electric signal, as illustrated in Figure 22. A first-order low pass filter is achieved by proper selection of the parameters of NMOS transistor M<sub>E1</sub> and the value of capacitor C. The rectifier's output current (Iout) is supplied to the filter's input, where the signal's ac components are filtered through capacitor C and the DC component enters the transistor M<sub>E1</sub>, which is subsequently replicated by the M<sub>E2</sub> and M<sub>E3</sub> current mirror MOS transistors. The average current  $I_{avg}$  can be obtained at the drain of  $M_{E2}$  by selecting the transistor  $M_{E1}$  and  $M_{E2}$ identical. As Equation (12) indicates, I<sub>RMS</sub> is obtained at the drain of  $M_{E3}$  by adopting  $g_{mE3}/g_{mE1} = 1.11$ , where  $g_m$  denotes the relevant transistor's transconductance. The value of the capacitor must be high enough to keep the ripple under control. To put it another way,

$$C >> \frac{g_{\max}}{4\delta f_{\min}} \tag{13}$$



|               |                            | Table 3: (          | Comparison                           | between                  | the suggested  | d and pre                   | viously     | / reported i                    | full-wave r              | ectifier              | circuits [1-5      | 5, 10-29]            |                          |             |
|---------------|----------------------------|---------------------|--------------------------------------|--------------------------|----------------|-----------------------------|-------------|---------------------------------|--------------------------|-----------------------|--------------------|----------------------|--------------------------|-------------|
| Ref./<br>Year | Active<br>device           | Transistor<br>count | Number of<br>additional<br>MOS/diode | Number<br>of<br>resistor | Cascadability  | Supply<br>voltage<br>(Volt) | o/p<br>type | Operating<br>frequency<br>(MHz) | Power<br>consume<br>(mW) | Noise<br>(nV/<br>√Hz) | Technology<br>(μm) | l/p dynamic<br>range | Temperature<br>stability | THD<br>(dB) |
| [1]/2011      | 1 CCII+ 1 UVC<br>2 CCII    | NR<br>NR            | 0/2<br>0/2                           | 00                       | No             | NR<br>NR                    | s D         |                                 | NR<br>NR                 | NR<br>NR              | NR<br>NR           | NR<br>NR             | NR<br>NR                 | NR<br>NR    |
| [2]/2014      | 1 CCII                     | 10                  | 28/0                                 | 2                        | No             | ± 1.2                       | Δ           | 100                             | 5.2                      | NR                    | 0.18               | ±250 mV              | Yes                      | -13         |
| [3]/2017      | 1 CCII-                    | NR                  | 0/2                                  | 2                        | Yes            | ± 1.65                      | S           | 0.01                            | NR                       | NR                    | 0.35               | ±400 mV              | NR                       | NR          |
| [4]/2019      | 2 CCII                     | 30                  | 0/0                                  | 0                        | Yes            | ± 0.9                       | S           | 0.2                             | NR                       | NR                    | 0.18               | NR                   | Yes                      | NR          |
| [5]/2013      | 1 CCII+1 DX-CCII           | 29                  | 0/2                                  | 2                        | Yes            | ± 2.5                       | S           | 83                              | NR                       | NR                    | 0.35               | ±400 mV              | NR                       | NR          |
| [10]/2019     | 1 DX-CCII                  | 22                  | 2/0                                  | 2                        | No             | ± 1.25                      | S           | 50                              | NR                       | 36.94                 | 0.13               | NR                   | NR                       | -11.6       |
| [11]/2018     | 1 DO-CCII                  | 22                  | 12/0                                 | 0                        | Yes            | ± 0.9                       | S           | -                               | 0.188                    | NR                    | 0.18               | ±0.1 mA              | Yes                      | -15.7       |
| [12]/2020     | 1 CCCII                    | 19                  | 4/0                                  | 0                        | Yes            | ± 1.5                       | Δ           | 30                              | 1.07                     | 5.4                   | 0.35               | ±1 mA                | Yes                      | -16.3       |
| [13]/2017     | 1 MO-CCCII +1<br>ZCD +1 SW | 27                  | 0/0                                  | 2                        | No             | ± 1.2                       | S           | 10                              | 2.83                     | NR                    | BJT                | ±80 mV               | NR                       | -20.8       |
| [14]/2017     | 1 EX-CCII                  | 27                  | 2/0                                  | 0                        | Yes            | ±1.25                       | S           | 10                              | 0.3                      | 6.4                   | 0.25               | ±0.2 mA              | Yes                      | -10         |
| [15]/2020     | 1 EX-CCII                  | 36                  | 2/0                                  | 0                        | Yes            | ± 1.25                      | Δ           | 125                             | 0.62                     | 6.5                   | 0.18               | ±0.5 mA              | Yes                      | -7.52       |
| [16]/2020     | 1 EX-CCII                  | 21                  | 2/0                                  | 0                        | Yes            | ± 0.9                       | S           | 30                              | 0.2                      | 6.7                   | 0.13               | ±0.3 mA              | Yes                      | -12.3       |
| [17]/2017     | 2 CFOA                     | 36                  | 3/0                                  | 0                        | No             | ± 1.25                      | S           | -                               | 1.33                     | NR                    | 0.25               | ±350 mV              | Yes                      | NR          |
| [18]/2014     | 1 CDTA                     | 21                  | 2/0                                  | 0                        | Yes            | ± 1.5                       | S           | 100                             | 1.12                     | 3.52                  | 0.18               | ±2 mA                | NR                       | NR          |
| [19]/2013     | 1 MZC-CDTA                 | 28                  | 2/0                                  | 0                        | Yes            | ± 1.8                       | S           | 0.01                            | 14                       | NR                    | 0.35               | ± 0.3 mA             | NR                       | -13.15      |
| [20]/2020     | 1 OC + 4 CM                | 33                  | 0/0                                  | 7                        | No             | ± 10                        | S           | 0.1                             | NR                       | NR                    | BJT                | ± 10 mV              | NR                       | NR          |
| [21]/2016     | 1 OTA<br>1 DVCC            | 8<br>12             | 0/2<br>0/2                           | 0 N                      | No<br>No       | ± 1.5<br>± 1.5              | s s         |                                 | NR<br>NR                 | 12<br>20              | 0.25<br>0.25       | ± 0.2 mA<br>± 0.2 mA | Yes<br>Yes               | NR<br>NR    |
| [22]/2016     | 2 DVCC                     | 24                  | 0/2                                  | 2                        | No             | ± 1.25                      | S           | 1                               | 0.93                     | NR                    | 0.25               | ±170 mV              | Yes                      | NR          |
| [23]/2010     | 1 DO-OTA                   | 20                  | 0/4                                  | -                        | No             | ±5                          | S           | 300                             | NR                       | NR                    | 0.25               | ± 0.5 mA             | Yes                      | NR          |
| [24]/2017     | 3 OTRA                     | 42                  | 6/0                                  | 8                        | Yes            | ± 2.5                       | Δ           | 0.001                           | NR                       | NR                    | 0.18               | NR                   | Yes                      | NR          |
| [25]/2017     | 1 FCS                      | 4                   | 0/2                                  | 2                        | No             | ± 0.75                      | D           | 500                             | 0.8                      | NR                    | 0.18               | ± 0.1 mA             | No                       | NR          |
| [26]/2014     | 1 OFCC                     | 36                  | 2/0                                  | 0                        | Yes            | ± 1.8                       | S           | 0.3                             | 0.432                    | NR                    | 0.18               | ± 0.04 mA            | NR                       | NR          |
| [27]/2021     | 1 DDCC                     | 14                  | 2/0                                  | e                        | No             | ± 0.9                       | S           | 200                             | 2.94                     | NR                    | 0.18               | ± 0.3 mA             | NR                       | NR          |
| [28]/2021     | 2 DVCCTA                   | 46                  | 5/0                                  | 0                        | No             | ± 1.5                       | S           | -                               | NR                       | NR                    | 0.18               | ±200 mV              | NR                       | NR          |
| [29]/2015     | 1 CDBA                     | 20                  | 0/2                                  | 0                        | Yes            | ± 1.5                       | S           | -                               | NR                       | NR                    | 0.25               | ± 0.054 mA           | NR                       | NR          |
| This work     | 1 IZC-CDBA                 | 20                  | 2/0                                  | 0                        | Yes            | ± 0.6                       | D           | 200                             | 0.318                    | 4.89                  | 0.18               | ± 0.45 mA            | Yes                      | -30.2       |
| UVC = Unive   | ersal voltage conv         | eyor; ZCD =         | Zero-crossing                        | detector; S              | W = Switch; CM | = Current                   | mirror; l   | NR = Not rep                    | orted; S = Si            | ngle pha:             | se; D = Dual p     | hase                 |                          |             |

where  ${\rm f}_{\rm min}$  is the lowest frequency of interest and  ${\rm g}_{\rm max}$  is the maximum transconductance value.

To simulate the circuit shown in Figure 22, the power supply, biasing voltage and biasing currents of the CMOS based IZC-CDBA are chosen the same as in Section 5.1. The dimensions of different MOSFETs in the CMOS based IZC-CDBA and diode-connected MOS transistors ( $M_{D1}$  and  $M_{D2}$ ) are used as before. The aspect ratios of external MOSFETs  $M_{E1}$ ,  $M_{E2}$  and  $M_{E3}$  are chosen as (W/L)<sub>ME1</sub> = (W/L)<sub>ME2</sub> = (23 µm/1.8 µm) and (W/L)<sub>ME3</sub> = (25.53 µm/1.8 µm). The value of capacitor C is chosen as 1.8nF and a 100µA, 1MHz sinusoidal current signal is fed to the input of the circuit. The corresponding simulation results are shown in Figure 23. As expected, the  $I_{avg}$  and  $I_{RMS}$  are found as 63.64 µA and 70.64 µA, respectively, with a ripple of around 0.85 percent.

## Comparison with Recently Reported Full-Wave Rectifiers

The performance parameters of the designed rectifier are summarized and compared with other previously published related works<sup>[1-5,10-29]</sup> in Table 3. It depicts that of all the circuits given in Table 3 the designed rectifier needed least power supply and offer lowest noise and better total harmonic distortion. Although references<sup>[12,15,18,23]</sup> provide a comparatively higher input dynamic range than the proposed structure, the maximum operating frequency for the circuits of references<sup>[12,15,18]</sup> are relatively low. Moreover, they dissipate relatively large power. Again, the circuit of







Figure 23: Simulated I<sub>out</sub> (rectified), I<sub>RMS</sub> and I<sub>avg</sub> for a 100  $\mu$ A, 1 MHz sinusoidal input with CMOS based IZC-CDBA

Ref.<sup>[27]</sup> is not fully cascadable. Furthermore, it employs four diodes and one external resistor. Though references<sup>[11,14,16]</sup> consume relatively lower power than the reported circuit, their maximum operating frequency is also comparatively low. The circuit of Ref.<sup>[25]</sup> offers higher operating frequency, but to achieve this, one must pay for power consumption and input dynamic range. In spite of that it is not fully cascadable and employs external resistors. Evidently, none of the references mentioned in Table 3 can simultaneously achieve the advantageous features of the proposed rectifier, i.e., simple architecture, low component count, capability of delivering dual phase outputs without any change in circuit topology, low power dissipation, higher input dynamic range, low supply voltage, suitable for fully cascadation, low noise, fit for IC implementation, and low THD, thus justifying the design proposal.

### CONCLUSION

The prime focus of this research study was to design a new current-mode precision full-wave rectifier configuration utilizing a single IZC-CDBA and two nMOSFETs. The derived circuit offers dual phase rectified outputs from the same topology at the same time. The configuration is better suitable for IC implementation as only active components are used. It also has low input impedance and high output impedance, allowing it to be fully cascaded. Furthermore, the new architecture is appropriate for extremely highfrequency operations. Other significant metrics such as power consumption, input dynamic range, THD, output noise, temperature stability, and Monte Carlo analysis also show good results. PSPICE simulation results obtained by employing CMOS as well as AD844 based structure of IZC-CDBA and the TSMC 0.18 µm technology parameters agree well with the theoretical proposition. The sinusoidal to RMS and average conversation is also demonstrated as an application of the devised precision full-wave rectifier.

#### REFERENCES

- J. Koton, N. Herencsar, and K. Vrba, "Current and Voltage Conveyors in Current-and Voltage-Mode Precision Full-Wave Rectifiers," Radioengineering, vol. 20, no. 1, pp. 19-24, April 2011.
- [2] M. Kumngern, "New Versatile Precision Rectifier," IET Circuits, Devices & Systems, vol. 8, no. 2, pp. 141-151, March 2014.
- [3] M. Yildiz, S. Minaei, and E. Yuce, "A High Performance Full-Wave Rectifier Using a Single CCII-, Two Diodes and Two Resistors," Scientia Iranica, vol. 24, no. 6, pp. 3280-3286, December 2017.
- [4] T. Nonthaputha and M. Kumngern, "CMOS Programmable Full-Wave Rectifier Using Current Conveyor Analogue Switches," 17<sup>th</sup> International Conference on ICT and Knowledge Engineering (ICT&KE), IEEE press, November 2019, pp. 1-5.
- [5] J. Koton, K. Vrba, and N. Herencsar, "Fast Voltage-Mode Full-Wave Rectifier Using CCII and DXCCII," 8<sup>th</sup> International Conference on Electrical and Electronics Engineering (ELECO), IEEE press, November 2013, pp. 49-52.
- [6] D. H. Horrocks and A. Antoniou, "Design of Precision Rectifiers Using Operational Amplifiers," Proceedings of the Institution of Electrical Engineers, Vol. 121, no. 7, pp. 1041–1044, July 1975.

2

- [7] S. J. G. Gift and B. Maundy, "Versatile Precision Full-Wave Rectifiers for Instrumentation and Measurements," IEEE Transactions on Instrumentations and Measurements, Vol. 56, no. 5, pp. 1703–1710, October 2007.
- [8] S. Roy, T. K. Paul, S. Maiti, and R. R. Pal, "Voltage Differencing Current Conveyor Based Voltage-Mode and Current-Mode Universal Biquad Filters with Electronic Tuning Facility," International Journal of Engineering and Technology Innovation, vol. 11, no. 2, pp. 146-160, March 2021.
- [9] S. Roy, T. K. Paul, and R. R. Pal, "Realization of Third-Order Voltage-Mode/Current-Mode Quadrature Oscillator Circuit Employing VDCCs and All Grounded Capacitors," Journal of Physical Science, vol. 23, pp. 131-145, December 2018.
- [10] A. Kumar and B. Chaturvedi, "Realization of ASK/BPSK Modulators and Precision Full-Wave Rectifier Using DXCCII," AEU-International Journal of Electronics and Communications, vol. 99, pp. 146-152, February 2019.
- [11] L. Safari, E. Yuce, and S. Minaei, "A New Low-Power Current-Mode MOS Only Versatile Precision Rectifier," AEU-International Journal of Electronics and Communications, vol. 83, pp. 40-51, January 2018.
- [12] P. B. Petrovic, "Current/Voltage Mode Full-Wave Rectifier Based on a Single CCCII," International Journal of Circuit Theory and Applications, vol. 48, no. 7, pp. 1140-1153, July 2020.
- [13] P. B. Petrovic and M. Veskovic, "Bipolar Current Controlled Rectifier Circuits," Journal of Communications Technology and Electronics, vol. 62, no. 4, pp. 432-439, April 2017.
- [14] D. Agrawal and S. Maheshwari, "Current-Mode Precision Full-Wave Rectifier Circuits," Circuits, Systems, and Signal Processing, vol. 36, no. 11, pp. 4293-4308, November 2017.
- [15] R. Das and S. K. Paul, "Resistorless Current Mode Precision Rectifier Using EXCCII," Analog Integrated Circuits and Signal Processing, vol. 103, no. 3, pp. 511-523, June 2020.
- [16] A. Kumar and B. Chaturvedi, "Current-Mode MOS Only Precision Full-Wave Rectifier," IETE Journal of Research, https://doi.org/1 0.1080/03772063.2020.1830861, October 15, 2020.
- [17] E. Yuce, S. Minaei, and M. A. Ibrahim, "A Novel Full-Wave Rectifier/Sinusoidal Frequency Doubler Topology Based on CFOAs," Analog Integrated Circuits and Signal Processing, vol. 93, pp. 351-362, August 2017.
- [18] F. Kacar and M. E. Basak, "A New Mixed Mode Full-Wave Rectifier Realization with Current Differencing Transconductance Amplifier," Journal of Circuits, Systems, and Computers, vol. 27, no. 7, pp. 1-15, August 2014.
- [19] N. Pandey and R. Pandey, "Current Mode Full-Wave Rectifier

Based on a Single MZC-CDTA," Active and passive electronic components, vol. 2013, pp. 1-5, July 2013.

- [20] M. Veskovic, A. Vulovi, D. Vujicic, B. Popovic, and M. Milutinov, "Precision Full-Wave Rectifier-Practical Realization in Discrete Technology," 19<sup>th</sup> International Symposium INFOTEH-JAHORINA (INFOTEH), IEEE press, March 2020, pp. 1-5.
- [21] M. Sagbas, S. Minaei, and U. E. Ayten, "Component Reduced Current-Mode Full-Wave Rectifier Circuits Using Single Active Component," IET Circuits, Devices & Systems, vol. 10, no. 1, pp. 1-11, January 2016.
- [22] M. A. Ibrahim, E. Yuce, and S. Minaei, "A New DVCC-Based Fully Cascadable Voltage-Mode Full-Wave Rectifier," Journal of Computational Electronics, vol. 15, pp. 1440-1449, August 2016.
- [23] M. Kumngern, "High Frequency and High Precision CMOS Full-Wave Rectifier," 2010 IEEE International Conference on Communication Systems, IEEE press, November 2010, pp. 5-8.
- [24] S. Oruganti, Y. Gilhotra, N. Pandey, and R. Pandey, "New Topologies for OTRA Based Programmable Precision Half-Wave and Full-Wave Rectifiers," 2017 Recent Developments in Control, Automation & Power Engineering (RDCAPE), IEEE press, October 2017, pp. 327-331.
- [25] J. Sampe, M. Faseehuddin, S. Shireen, and S. H. M Ali, "Minimum Component High Frequency Current Mode Rectifier," Journal of Fundamental and Applied Sciences, vol. 9, no. 6S, pp. 184-203, November 2017.
- [26] N. Pandey, R. Pandey, D. Nand, and A. Kumar, "Current-Mode Rectifier Configuration Based on OFCC," 2014 International Conference on Signal Propagation and Computer Technology (ICSPCT 2014), IEEE press, July 2014, pp. 533-536.
- [27] S. Kumari and D. Nand, "Current-Mode Positive and Negative Rectifier Based on DDCC Suitable for Higher Frequency Operations," IOP Conference Series: Materials Science and Engineering, vol. 1084, article no. 012079, March 2021.
- [28] N. Raj, S. S. P. Singh, R. K. Ranjan, B. Priyadarshini, and N. Bizon, "Electronically Tunable Full Wave Precision Rectifier Using DVCCTAs," Electronics, vol. 10, no. 11, pp. 1-18, May 2021.
- [29] S. Erkan, U. E. Ayten, and M. Sagbas, "Current-Mode Full-Wave Rectifier Circuits Using Current Differencing Buffered Amplifier," 38<sup>th</sup> International Conference on Telecommunications and Signal Processing (TSP), IEEE press, July 2015, pp. 344-3.
- [30] S. S. Borah, A. Singh, and M. Ghosh, "CMOS CDBA Based 6<sup>th</sup> Order Inverse Filter Realization for Low-Power Applications," 2020 IEEE Region 10 Conference (TENCON), IEEE press, November 2020, pp. 11-15.

