RESEARCH ARTICLE SAMRIDDHI Volume 12, Special Issue 3, 2020

# Analysis of Vedic Multiplier for Conventional CMOS & Complementary Pass Transistor Logic (CPL) Logics

S.Nagaraj<sup>\*1</sup>, K.Venkatramana Reddy<sup>2</sup>, P. Anil Kumar<sup>3</sup>

<sup>1,2</sup> Department of ECE, SVCET, RVS NAGAR, Chittoor, AP, India; e-mail : nagarajsubramanyam@gmail.com, e-mail : venkat.kalakata@gmail.com

<sup>3</sup> Department of ECE, MTIET, Palamaner, Chittoor, AP, India; e-mail : anilkumar2gopi@gmail.com

#### ABSTRACT

In this work we have designed and analyzed Vedic Multiplier for conventional CMOS and Complementary Pass Transistor Logic (CPL). Vedic Multiplier is designed for 4-bit & 8-bit using conventional CMOS gates and CPL gates. Their Speed, Area and Power is analyzed and compared. The design is implemented using HSPICE for 180nm Technology.

**Keywords:** Vedic Multiplier, CMOS, Adder, Ripple Carry Adder, Complementary Pass Transistor Logic(CPL). SAMRIDDHI : A Journal of Physical Sciences, Engineering and Technology, (2020); DOI : 10.18090/samriddhi.v12iS3.21

#### INTRODUCTION

Multipliers play vital and important role in many of Digital Signal Process- ing (DSP) and various different applications. Multiplication is mathematical operation in which the number is repeatedly added to itself for the specified number of times. Multipliers take more time and area than any other arithmetic operations. Digital Signal Processing (DSP) applications uses Multipliers in performing various operations in convolution of signals, filters, performing (FFT) Fast Fourier Transform and in microprocessors Arithmetic & Logic Unit (ALU) [1-13].



**Corresponding Author :** S.Nagaraj, Department of ECE, SVCET, RVS NAGAR, Chittoor, AP, India; e-mail : nagarajsubramanyam@gmail.com

**How to cite this article :** Nagaraj, S., Reddy, K.V., Kumar, P.A. (2020). Analysis of Vedic Multiplier for Conventional CMOS & Complementary Pass Transistor Logic (CPL) Logics. *SAMRIDDHI : A Journal of Physical Sciences, Engineering and Technology, Volume 12 Special Issue (3), 94-98.* 

Source of support : Nil Conflict of interest : None

## VEDIC MULTIPLIER

Vedic Mathematics is ancient Indian Vedic system of Mathematics. Indian Vedic sutras are used in Vedic Multiplier for improving multiplier speed. This ancient system of Vedic Maths is developed based on the sixteen Vedic Sutras which describe the natural way of solving mathematical problems. Chidgupkar P.D and Karad M.T [14-15] has proposed vedic algorithms usage in multiplication process of 8085 & 8086 microprocessors and there was appreciable time saving in the process. An NxN- bit parallel overlay multiplier architecture was proposed Thapliyal H and Srinivas M.B [16] for the

©The Author(s). 2020 Open Access This article is distributed under the term of the Creative Commons Attribution 4.0 International License (http://creativecommons.org/ licenses/by/4.0/), which permits unrestricted use, distribution, and non-commercial reproduction in any medium, provided you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if change were made. The Creative Commons Public Domain Dedication waiver (http:// creativecommons.org/publicdomain/zero/1.0) applies to the data made available in this article, unless otherwise stated. Analysis of Vedic Multiplier for Conventional CMOS & Complementary Pass Transistor Logic (CPL) Logics

high speed (DSP) Digital Signal Processing applications. Vedic Multipliers is used in applications which require low power & high speed Rabaey J., Chandrakasan A et al. [17]. Vedic Multiplier complexity is less as compared with booth multiplier architecture. Vedic multiplier hardware uses less no of transistors. Therefore, Vedic multiplier has more advantages in the terms of area, delay, power and complexity. In this Vedic Multiplier Urdhva -Tiryagbhyam Sutra technique is used. Ramesh Pushpangadana, Vineeth Sukumarana et al. [26] has implemented 8x8 and 16x16 vedic multiplier and Booth wallace tree multilier and vedic multilier has shown that vedic multiplier is much faster than Booth wallace tree multiplier. The vedic multiplier was implemented using reversible gates by Gowthami. P and R.V.S. Satyanarayana [11] and had got an optimized structure for 2x2 multiplier. M. Akila, & C. Gowribala et al. [27] implemented vedic multiplier using modified Carry Select Adder has shown an increase in speed. Sheetal N. Gadakh, Amitkumar Khade [28] has implemented vedic multiplier implemented using modified Carry Save Adder has shown 33.26% reduction in delay as compared to Ripple Carry Adder(RCA) and Carry Select Adder(CSA). The Figure 1 shows 2-Bit X 2- Bit Vedic Multiplier. The Figure 2 shows 4-Bit X 4-Bit Vedic Multiplier. The Figure 3 shows 8-Bit X 8-Bit Vedic Multiplier.

## CMOS (COMPLEMENTARY MOS) LOGIC

CMOS Logic is most mainstream MOSFET innovation. CMOS innovation has the fundamental favorable position of a lot little power dissipation and further more CMOS has no static power dissipation. The power dissipation happens only when there is switching. This enables us to incorporate more CMOS on IC than bipolar or NMOS transistors and bringing about better execution.



Figure 3: 8-Bit X 8-Bit Vedic Multiplier



Figure 4 : CMOS Inverter Circuit



Figure 5 : CPL AND& NAND gate circuit

Any logic functions in CMOS technology are implemented using NMOS transistors and PMOS transistors. An input signal applied turns on transistor of one type and while turns off transistor of other type. Simple switches are used in CMOS design and pull up resistor are not needed.

Pull up and pull down networks are there in CMOS logic. Pull up network is between power supply and output, pull down network is placed between output and the ground. The pull-up network has only PMOS transistors in between output and supply voltage. Inputs are connected to both the transistors PMOS and NMOS and due to input either the PMOS transistor is switched ON and NMOS transistor is switched OFF and its vice versa.

CMOS inverter circuit is as shown in the Fig. 4 when the IN input is low this makes the PMOS transistor to switched on and makes the NMOS transistor to off and therefore the output OUT is logic high. Similarly, when the IN input is made high the PMOS switched is turned OFF and the NMOS transistor is switched ON and therefore the output OUT is logic low.

## CPL (COMPLEMENTARY PASS TRANSISTOR LOGIC)

In CPL(Complementary Pass Transistor Logic) implementation only the NMOS transistors are used for logic realizations. CPL(Complementary Pass Tran- sistor Logic) consists of both normal and complementary inputs & out- puts. The logic functionality is implemented using network consisting of only NMOS pass transistor and the inverters at output implemented using CMOS. CPL(Complementary Pass Transistor Logic) requires both the inputs Inverted & non-inverted that are required to drive gates in pass transistor network. We can use PMOS transistors instead of CMOS inverters. Since the output of pass transistor is less than power supply voltage and this is needed to be pulled up it is done by using CMOS inverter at the output or PMOS Latches. By The usage CMOS inverter/ PMOS latches at the output assure output to have better voltage swing similar to input signal and the switching speed is high. Input voltage levels of CPL (Complementary Pass Transistor Logic) are same as compared to CMOS levels equal to Vdd and this is the disadvantage of CPL. While switching CPL(Complementary Pass Transistor Logic) spikes are appeared on power supply and this is undesired. The Figure 5 shows CPL AND& NAND gate circuit.

## METHODOLOGY

Vedic Multiplier is implemented by using HSPICE tool for 180nm Technology. In the design first the basic AND gate, OR gate and XOR gate are designed using conventional CMOS transistors and then using these gates Full adder is designed. The Full Adders are used to design 4 -bit Ripple carry adder. Partial products (PP) are generated using AND gates and Ripple carry adders(RCA) are used to add the partial products as per the Vedic multiplier architecture. In the similar way basic AND gate, OR gate and XOR gate are designed using CPL Logic and followed by Full adder and Ripple carry adder(RCA). Vedic Multiplier 2-bit is designed first and by using 2-bit Vedic Multiplier 4-bit Vedic Multiplier is designed using CMOS, CPL Logics. Vedic Multiplier 8-bit is designed using 4-bit Vedic Multipliers and Ripple Carry Adders as per the Architecture.

## RESULTS

Vedic Multiplier is designed and simulated using HSPICE for 8-bit and 4-bit. The No of transistors, Power dissipation and Delay from simulation results

are taken. Table 1 shows the conventional CMOS, CPL(Complementary Pass Transistor Logic) 4-bit Vedic Multiplier for 180nm Technology whereas Table 2 shows the conventional CMOS, CPL (Complementary Pass Transistor Logic) 8-bit Vedic Multiplier results for 180nm Technology.



Figure 6 : Simulation Results

| S.NO | LOGIC | NO OF<br>TRANSISTORS | POWER<br>CONSUMPTION | DELAY     |
|------|-------|----------------------|----------------------|-----------|
| 1    | CMOS  | 998 0                | 17.0348nw            | 0.11188ns |
| 2    | CPL   | 1146 0               | 30.8497nw            | 0.12064ns |

| Table-2 |       |                      |                      |           |  |  |  |
|---------|-------|----------------------|----------------------|-----------|--|--|--|
| S.NO.   | LOGIC | NO OF<br>TRANSISTORS | POWER<br>CONSUMPTION | DELAY     |  |  |  |
| 1       | CMOS  | 5288                 | 90.4500nw            | 0.11256ns |  |  |  |
| 2       | CPL   | 5752                 | 155.2051nw           | 0.12223ns |  |  |  |

## CONCLUSION

Fig. 6 shows simulation results for an Vedic Multiplier the CMOS Logic proves to be better than CPL transistors Logic. CMOS has shown less delay compared to CPL and hence CMOS is better. Similarly,

96 SAMRIDDHI : A Journal of Physical Sciences, Engineering and Technology, Volume 12, Special Issue 3 (2020)

low power dissipation and less no of transistors were in CMOS than CPL. So CMOS logic is better than CPL for an Vedic Multiplier implementation. This work can be extended for implementing Vedic multiplier for DPL(Double Pass Transistor Logic).

## REFERENCES

- [1] Gilchrist, B., Pomerene, J. H., and Wong, S. Y., Fast carry logic for digital computers, IRE Transactions on Electronic Computers, Vol. 4, pp. 133-136, 1955.
- [2] J.M.Rabaey,"Digital Integrated Circuits", Prentice Hall, Engelwood Clis,NJ, 1996. 3. MacSorley, O. L., High-speed arithmetic in binary computers, Proceedings of the IRE, Vol.49, pp. 67-91, 1961.
- [3] Knowles, S., A family of adders, Proceedings, 14th IEEE Symposium on Computer Arithmetic, pp. 30-34, 1999.
- [4] Ladner, R. E., and Fischer, M. J., Parallel prex computation, Journal of the ACM (JACM), Vol. 27, pp. 831-838, 1980.
- B. W. Y. Wei and C. D. Thompson, Area-time optimal adder designs, IEEE Transactions on Computers, Vol. 39, pp. 666-675, 1990.
- [6] Brent, R. P., and Kung, H. T., A regular layout for parallel adders, IEEE Transactions on Computers, Vol. 31, pp. 260-264, 1982.
- [7] Guyot, A., Hochet, B., and Muller, J. M., A way to build ecient carry-skip adders, IEEE Transactions on Computers, Vol. 36, pp. 1144-1152, 1987.
- [8] A. P. Chandrakasan & R. W. Brodersen, Low Power Digital CMOS Design. Norwell, MA: Kluwer, 1995.
- [9] Tyagi, A., A reduced area scheme for carry select adders, IEEE Transac- tions on Computers, Vol. 42, pp. 1163-1170, 1993.
- [10] Kogge, P. M., and Stone, H. S., A parallel algorithm for the ecient solution of a general class of recurrence equations, IEEE -Transactions on Computers, Vol. 22, pp. 786-793, 1973.
- [11] Bedrij, O. J., Carry select adder, IRE Transactions on Electronic Comput- ers, Vol. 3, pp. 340-346, 1962.
- [12] P.J. Song and G. De Micheli, Circuit & architecture trade of for high-speed multiplication, IEEE J. Solid-State Circuits,Vol.26, pp.1184-1198, Sept. 1991.
- [13] Shen-Fu Hsiao, Ming-Roun Jiang, & Jia-Sien Yeh, Design of high speed low power 3:2 counter & 4:2 compressor for fast multipliers, IEE Electronics Letters, Vol. 34, No. 4, pp. 341-343, Febr. 1998.
- [14] Chidgupkar P.D. and Karad M.T. (2004), The Implementation of Vedic Algorithms in Digital Signal Processing, Global Journal of Engg Education, Vol. 8, No.2,Australia.

- [15] Thapliyal H. & Srinivas M.B. (2004), High Speed Ecient N x N-Bit Parallel Hierarchical Overlay Multiplier Architecture Based on Ancient Indian Vedic Mathematics, Transactions on Engineering, Computing and Technology, Vol.2.
- [16] Rabaey J., Chandrakasan A. and Nikolic B. (2002), Digital Integrated Cir- cuits: A Design Perspective, 2nd edition, Prentice Hall.
- [17] Madrid P.E., Millar B. and Swartzlander Jr E.E. (1993), Modied 19. Au L.S. and Burgess N. (2002), A (4:2) adder for unied GF(p) and GF(2n) Galois eld Multipliers, Proceedings of 36th IEEE Asilomar Conference on Signals, Systems, and Computers, vol. 2, pp. 1619-1623.
- [18] Chittibabu A., Sola V.K. and Raj C.P. (2006), ASIC Implementation of New Architecture for constant coefficient Dadda multiplier for High Speed DSP applications, Proceedings of the National Conference on Recent trends in Electrical, Electronics and Computer Engineering, JCECON, pp. 299 304.
- [19] Kokila Bharti Jaiswal,V Nithish Kumar, Pavithra Seshadri and Lak- shminarayanan G,"Low Power Wallace Tree Multiplier Using Modied Full Adder",2015 3rd International Conference on Signal Processing, Communi- cation and Networking (ICSCN). 22. R. Bala Sai Kesava,B. Lingeswara rao,K. Bala Sindhuri,N. Udaya Kumar,"Low Power And Area Efficient Wallace Tree Multiplier Using Carry Select Adder With Binary To Excess-1 Converter",2016 (CASP)Conference on Advances in Signal Processing, Cummins College of Engineering for Women, Pune. Jun 9-11, 2016.
- [20] Ramanathan P, Kowsalya P & Anitha P," Modified Low Power Wallace Tree Multiplier Using Higher Order Compressors", Taylor & Francis: International Journal of Electronics Letters, Jan 2016, DOI: 10.1080/21681724. 2016. 1138509.
- [21] Jagadeshwar Rao M,Sanjay Dubey "A high speed and area efficient Booth recoded Wallace tree multiplier for fast arithmetic circuits",2012 Asia Pacic Conference on Post graduate Research in Microelectronics & Electronics (PRIMEASIA), 5th -7th December 2012,pp 220-223.
- [22] Sandeep Kakde, Shahebaj Khan, Pravin Dakhole, Shailendra Badwaik," Design of Area & Power Aware Reduced Complexity Wallace Tree Multiplier",2015 International Conference on Pervasive Computing (ICPC).
- [23] Ramesh Pushpangadana, Vineeth Sukumarana, Rino Innocenta, Dinesh Sasikumara & Vaisak Sundara"High Speed Vedic Multiplier for Digital Signal Processors", IETE JOURNAL OF RESEARCH, Vol 55, ISSUE 6, NOV-DEC 2009.

Analysis of Vedic Multiplier for Conventional CMOS & Complementary Pass Transistor Logic (CPL) Logics

- [24] M. Akila & C. Gowribala, S. Main Shaby, "Implementation of High Speed Vedic Multiplier using Modied Adder", International Conference on Commu- nication & Signal Processing, April 6-8, 2016, India, PP.2244-2248.
- [25] Sheetal N. Gadakh, Amitkumar Khade," Design and Optimization of 1616 Bit Multiplier Using Vedic Mathematics", 2016 International Conference on Automatic Control and Dynamic Optimization

Techniques (ICACDOT) In- ternational Institute of Information Technology (IIIT),pp,460-464.

[26] N.Ravi,Y.Subbaiah,Dr.T.Jayachandra Prasad and Dr.T.Subba Rao "A Novel Low Power, Low Area Array Multiplier Design for DSP applications", Proceedings of 2011 (ICSCCN 2011) International Conference on Signal Pro-cessing, Communication, Computing and Networking Technologies ,pp,254-257.